# Leveraging AES Padding: dBs for Nothing and FEC for Free in IoT Systems

Jongchan Woo, Graduate Student Member, IEEE, Vipindev Adat Vasudevan, Member, IEEE, Benjamin D. Kim, Student Member, IEEE, Rafael G. L. D'Oliveira, Member, IEEE, Alejandro Cohen, Member, IEEE, Thomas Stahlbuhk, Ken R. Duffy, Senior Member, IEEE and Muriel Médard, Fellow, IEEE

Abstract—The Internet of Things (IoT) represents a significant advancement in digital technology, with its rapidly growing network of interconnected devices. This expansion, however, brings forth critical challenges in data security and reliability, especially under the threat of increasing cyber vulnerabilities. Addressing the security concerns, the Advanced Encryption Standard (AES) is commonly employed for secure encryption in IoT systems. Our study explores an innovative use of AES, by repurposing AES padding bits for error correction and thus introducing a dual-functional method that seamlessly integrates error-correcting capabilities into the standard encryption process. The integration of the state-of-the-art Guessing Random Additive Noise Decoder (GRAND) in the receiver's architecture facilitates the joint decoding and decryption process. This strategic approach not only preserves the existing structure of the transmitter but also significantly enhances communication reliability in noisy environments, achieving a notable over 3 dB gain in Block Error Rate (BLER). Remarkably, this enhanced performance comes with a minimal power overhead at the receiver-less than 15% compared to the traditional decryption-only process, underscoring the efficiency of our hardware design for IoT applications. This paper discusses a comprehensive analysis of our approach, particularly in energy efficiency and system performance, presenting a novel and practical solution for reliable IoT communications.

Index Terms—Internet of Things (IoT), advanced encryption standard (AES), forward error correction (FEC), hardware architecture design, communication system reliability, energy efficiency in IoT

#### I. INTRODUCTION

THE Internet of Things (IoT) is a pivotal force in the evolution of digital technology, marked by the rapid integration of interconnected devices into a wide array of sectors [1]. These applications, ranging from smart homes

Jongchan Woo, Vipindev Adat Vasudevan, and Muriel Médard are with the Department of Electrical Engineering and Computer Science, Massachusetts Institute of Technology, Cambridge, MA 02139 USA (e-mail: jc\_woo@mit.edu; vipindev@mit.edu; medard@mit.edu).

Benjamin D. Kim is with the Department of Electrical and Computer Engineering, University of Illinois Urbana-Champaign, Champaign, IL 61820 USA (e-mail: bdkim4@illinois.edu).

Rafael G. L. D'Oliveira is with the School of Mathematical and Statistical Sciences, Clemson University, Clemson, SC 29631 USA (e-mail: rdolive@clemson.edu).

Alejandro Cohen is with the Technion Faculty of Electrical Engineering, Technion Israel Institute of Technology, Haifa 32000, Israel (e-mail: alecohen@technion.ac.il).

Thomas Stahlbuhk is with MIT Lincoln Laboratory, Lexington, MA 02421 USA (e-mail: thomas.stahlbuhk@ll.mit.edu).

Ken R. Duffy is with the Department of Electrical & Computer Engineering and the Department of Mathematics, Boston University, Boston, MA 02215 USA (e-mail: k.duffy@northeastern.edu). to advanced traffic systems in transportation, remote health monitoring in healthcare, smart farming in agriculture, and supply chain optimization in business, are revolutionizing traditional practices [2]. They improve efficiency, precision, and decision-making capabilities, reflecting the profound impact of IoT on everyday life. As the IoT network continues to grow, with projections suggesting a leap to billions of connected devices, the challenges of data security and privacy have escalated. In this interconnected environment, where data is continuously exchanged, securing these vast streams of information becomes a critical task [3].

In the context of IoT, the use of lightweight cryptographic techniques such as the Advanced Encryption Standard (AES) [4] is essential for securing data in energy-constrained environments. AES provides a practical balance, aligning with the dual demands of security and operational efficiency in IoT devices. It represents a strategic choice for IoT applications, ensuring that security measures are in harmony with the inherent constraints of these devices. AES, being a block cipher, always operates over a fixed block size of 128 bits (16 bytes). AES encryption typically incorporates padding to fill the remaining bits of its block in case of a mismatch in the input size [5]. Standards and protocols that are prevalent in IoT applications, such as IEEE 802.15.4 [6] or Message Queuing Telemetry Transport (MQTT) [7], often employ such padding bits to match the AES block sizes.

Recent advances in communication research have highlighted a unique aspect of AES, specifically its application in error correction [8]. This exploration revealed that the portion of an AES block used for padding can effectively provide error correction capabilities, thereby opening avenues for additional functionalities beyond its primary role in encryption. Building upon this insight, this work aims to explore the potential of the existing AES encryption and its padding scheme to improve communication reliability in IoT devices. By multi-purposing the existing padding bits required for AES encryption for error correction, we introduce a method that infuses errorcorrecting capabilities into the standard encryption process. This approach retains the original transmitter-side processes intact, while embedding an additional layer of error correction to improve data transmission reliability.

In this research, the primary aim is to utilize AES's encryption capabilities and padding strategy to enhance communication reliability in IoT devices, without altering its existing security standards. Our method ingeniously repurposes existing AES padding bits for error correction, significantly enhancing data transmission reliability without necessitating modifications to the transmitter's architecture. This strategic application of AES,without necessitating operational alterations, fortifies communication against errors, evidenced by notable improvements in BER and BLER across diverse scenarios. This is complemented by a comparative analysis with the state-of-theart Guessing Random Additive Noise Decoder (GRAND) [9] in practical application scenarios, assessing the method's effectiveness in realistic communication environments.

We have also implemented and compared the hardware for the state-of-the-art approaches as the baseline system and our proposed AES-based error correction architecture. This comparison focused on key metrics such as power consumption, latency, goodput, decoding energy required per bit (energy/bit), and hardware area. Through this comprehensive evaluation, we highlight the practical benefits of our approach, especially in terms of energy efficiency and system performance in realworld IoT applications.

This study aligns with scenarios outlined in the IEEE 802.15.4 standard, where Forward Error Correction (FEC) is usually not employed due to energy constraints, and retransmissions are used for error handling [6]. Our method of utilizing AES padding for error correction provides an efficient way to enhance system reliability and reduce retransmission rates in noisy channels. This offers a dual benefit: it provides FEC without necessitating additional changes to the transmitter side and provides better transmission rates as per IEEE standards.

The primary contributions of our study are summarized as follows:

- Introduction of AES-based error correction in existing transmitter systems for IoT applications to enhance communication reliability in noisy environments, without the need for additional encoding processes.
- Comparative analysis of error correction capabilities between our AES-based method and the GRAND decoder, focusing on practical communication scenarios to demonstrate the effectiveness of our approach.
- Implementation and evaluation of hardware for both the baseline and AES-based error correction systems, analyzing power consumption, throughput, decoding energy required per bit, and hardware area.
- Demonstration of improvements in energy efficiency and overall system performance in IoT communication systems, emphasizing key performance indicators such as energy/bit and throughput.

The remainder of the paper is organized as follows: Section II discusses related works on AES in error correction and its relevance to IoT systems. Section III details our proposed system, covering both the transmitter and receiver aspects. Section IV details the hardware design for receiver systems in IoT devices, comparing our novel architecture with different traditional receiver architectures. System analysis, including error-correcting capabilities and hardware evaluation, is presented in Section V. Section VI offers a discussion on the broader implications and potential future research directions. Finally, the paper concludes with Section VII, summarizing the key findings and their significance.

## II. RELATED WORKS

## A. The Internet of Things

The phrase Internet of Things (IoT) was coined by Kevin Ashton [10] in the late 1990's to represent the wide range of sensors and other small digital devices that capture and process data and gained a lot of interest in the early 2000s onwards. With the rapid advancements in technology, IoT devices that are digitally identifiable, with data capturing and processing capabilities, and connected to the internet have dominated the connected world. However, these resource-constrained devices are also prone to security threats and require lightweight cryptosystems to operate efficiently [11], [12]. There are different communication protocols defined for secure and reliable IoT operations such as the IEEE 802.15.4 and MQTT. The IoT devices, characterized by low data rates and their limited storage and processing capabilities, often prioritize encryption over channel coding schemes. For example, the IEEE 802.15.4 standard for ZigBee [13] proposes AES as the encryption scheme and depends on a Cyclic Redundancy Check (CRC), a scheme that checks for error detection, while relying on retransmissions of lost packets for reliable communication [6]. This leads to an increased active period for the devices resulting in higher energy consumption, especially in lossy channels. Different performance analysis studies using the IEEE 802.15.4 standard focus on Eb/N0 up to 10 dB and achieve a Bit Error Rate (BER) of  $10^{-4}$  in that range [14], [15]. Even though not part of the standards, incorporating channel coding techniques such as Reed Solomon codes to IoT scenarios to reduce retransmissions and thus improve efficiency has been studied [16], [17]. However, these schemes require significant modifications to devices, including the integration of an encoder module, as well as the implementation of a corresponding decoding process at the receiver. This leads to increased power consumption and elevated computational complexity, presenting particular challenges for IoT devices where energy efficiency and processing power are paramount concerns.

#### B. Advanced Encryption Standard

The Advanced Encryption Standard (AES) is widely recognized as a robust symmetric block cipher scheme, mainly used to protect sensitive data [4]. Characterized by a fixed block size and supporting key sizes of 128, 192, and 256 bits, AES is known for its thorough encryption process. This process involves multiple rounds of encryption - 10, 12, or 14, depending on the key size - where each round, except the last, includes four distinct steps: SubBytes, ShiftRows, MixColumns, and AddRoundKey. These steps intricately mix the data with a key derived for each round, ensuring a high level of security.

A key aspect of AES, particularly relevant to our research, is its output's statistical randomness. AES has been effectively analyzed as a pseudo-random number generator, a characteristic that offers valuable potential beyond its primary encryption role [18]. Due to this inherent randomness of AES output, it becomes viable to utilize AES for generating error-correcting performance akin to Random Linear Codes (RLCs) [8]. In leveraging this property, we explore the dual utility of AES - not only as an encryption mechanism but also as an effective means for error correction. This innovative application highlights the versatility of AES in enhancing communication reliability, particularly in scenarios where error correction is paramount.

#### C. Guessing Random Additive Noise Decoding

Guessing Random Additive Noise Decoding (GRAND) is a decoding algorithm employed at the receiver to interpret corrupted binary sequences [19], [9]. The GRAND process works by generating putative noise effect sequences based on channel conditions or soft data inputs. These sequences are ordered from the most likely to the least likely, using criteria such as Hamming weight for binary symmetric channels or logistic-weight for systems with soft input like per-bit reliabilities [20], [21]. This process is effectively illustrated in Algorithm 1, where each potential noise effect is tested against the received sequence for codebook membership. This methodology allows for maximum likelihood decoding and highlights the flexibility of GRAND as a universal decoder that works for any encoding method by verifying codebook membership.

ORBGRAND, an extension of GRAND, is optimized for soft detection scenarios and enhances block error rate (BLER) performance [21]. It processes reliability bits in a specific order, derived from soft information, for more effective decoding of block codes. This variant adapts the GRAND approach to accommodate soft input scenarios, such as those involving perbit reliabilities, by generating noise effects based on increasing logistic-weight. ORBGRAND thus bridges the gap between the hard detection efficacy of GRAND and the complexity of soft detection techniques, proving essential for ultra-reliable, low-latency communications in environments like IoT.

# Algorithm 1 Guessing Random Additive Noise Decoding

- 1: **Inputs:** A demodulated channel output  $y^n = (y_1, y_2, ..., y_n)$ ; a code-book membership function such that  $C(y^n) = 1$  if and only if  $y^n$  is in the code-book; and optional statistical noise characteristics or soft information,  $\Phi$ .
- 2: **Output:** decoded element  $c_*^n$ .
- 3: **procedure**  $DECODING(C, y^n, \Phi)$
- 4:  $d \leftarrow 0$
- 5: **while** d = 0 **do**
- 6:  $z^n \leftarrow$  next most likely binary noise effect sequence (which may depend on  $\Phi$ )

7: if  $C(y^n \oplus z^n) = 1$  then 8:  $c^n_* \leftarrow y^n \oplus z^n$ 9:  $d \leftarrow 1$ 10: end if 11: end while 12: return  $c^n_*$ 13: end procedure

# III. PROPOSED SYSTEM

In this section, we delve into IoT system scenarios with a focus on communication reliability. We consider cases where



Fig. 1. Transmitter: Encryption only. a. Baseline, b. Proposed



Fig. 2. Transmitter: Separate encryption and encoding

encryption is prevalent, necessitating padding to align with AES's 128-bit block size. Our design maintains the encryption framework at the transmitter end while introducing an innovative hardware architecture for joint decoding and decryption at the receiver, utilizing GRAND as proposed in [22], [23]. Our analysis contrasts our proposed system with traditional setups: a baseline system employing only encryption, thus lacking error correction, and another that separates encryption and encoding. The latter's receiver architecture includes distinct decryption and decoding phases. This comprehensive evaluation allows us to compare the error-correcting capabilities and decoding energy efficiency of our AES-based system with both the baseline encryption-only method and separated encryptionencoding systems. Detailed insights into each system's performance in various operational scenarios are provided in the following subsections.

## A. Transmitter

In this section, we investigate three scenarios, each addressing how the payload is processed for reliable transmission.

1) Padding for encryption, no redundancy bits (Baseline): Figure 1 shows a standard encryption setup, adding padding to a k-bit payload to reach the *n*-bit AES block size, followed by encryption. However, these padding bits are only used for data security and do not provide error correction capabilities in traditional IoT systems.

2) Padding for encryption, separate redundancy bits for error correction: In Figure 2, the depicted process adds encoding after encryption, a typical approach in conventional secure and reliable communication systems [24], [25]. This step incorporates redundancy bits that enhance the errorcorrecting capability, thereby improving the reliability of the channel. Our comparison between this architecture and our proposed one will primarily focus on hardware aspects, such as power consumption, area, and energy efficiency. This allows us to demonstrate the practicality and effectiveness of our system in real-world applications.

3) Padding for encryption, use the padding for error correction (Proposed): In the proposed system, as outlined in Figure 1, the transmitter-side architecture remains unchanged from the first scenario. The k-bit payload undergoes padding with (n - k) bits to align with the *n*-bit AES block size. However, what distinguishes this approach is the alteration in the receiver architecture, where these padding bits are now utilized for error correction. This is achieved through the novel integration of the GRAND joint decoding and decryption functionality, offering an innovative method for enhancing error correction without modifying the transmitter's setup.

# B. Receiver

Our research employed both performance simulations and hardware implementations to validate our approach, ensuring its applicability in energy-constrained IoT environments. The study involved a detailed comparison of three receiver architectures, each designed to align with specific transmitter setups. These architectures, focusing on reliable and efficient decoding in challenging channel conditions, were critical for understanding their viability in IoT systems, where energy efficiency and effective data processing are paramount.

1) AES decryption without decoding (Baseline): The baseline receiver system, corresponding to the "Padding for encryption, no redundancy bits" transmitter setup outlined in Section III-A1, is designed solely for AES decryption, without any error-correction capability. This baseline configuration is crucial for our study, providing a standard against which we can evaluate the error-correcting efficiency of our proposed system. Our analysis not only compares the reliability and efficiency improvements of our system over this baseline but also includes an assessment of the hardware overheads involved in implementing our advanced error-correcting approach in the receiver. This comparison is key to highlighting the practical benefits and potential trade-offs of our system in IoT environments.

2) Separate ORBGRAND decoding and AES decryption: In the receiver architecture aligned with Section III-A2, titled "Padding for encryption, Redundancy bits for error correction," the approach involves separate ORBGRAND decoding and AES decryption. As depicted in Figure 3, this process starts with an attempt at codebook matching. If the match fails, the system activates the error pattern generator, which operates based on the reliability of received bits. An error pattern is generated, subtracted from the received signal, and codebook matching is retried until a match is found. Following successful decoding, the AES decryption module decrypts the decoded block.

3) ORBGRAND + AES joint decoding and decryption (Proposed): The proposed architecture in Figure 4 is tailored to III-A3 "Padding for encryption, use padding for error correction" transmitter scenario. It begins with AES decryption, checking the padding sequence. Upon detecting padding sequence discrepancies, the system activates the error pattern generator. It iteratively adjusts the received signal based on generated error patterns until the correct padding sequence is detected post-decryption.

In comparing these architectures, the proposed system, with its integrated decoding and decryption, aims to reduce latency, whereas the separate decoding and decryption system may involve more clock cycles due to its sequential approach. The proposed system also occupies a smaller area, as it omits the need for a codebook checking matrix. These aspects, particularly in terms of latency, energy demands, and area efficiency will be comprehensively analyzed in Section V, taking into account the constraints of energy-efficient IoT systems.

#### IV. ENERGY-EFFICIENT HARDWARE DESIGN

The design and implementation of the receiver systems in IoT devices is a meticulous process, especially when focusing on the baseline receiver system, which comprises the ORB-GRAND decoder followed by AES decryption, and our novel architecture integrating AES for error correction with joint decoding and decryption.

## A. Error Pattern Generator

Our receiver hardware's error pattern generator design strategically utilizes a 128-bit block size. This choice, deviating from the larger block sizes found in previous designs [23], enhances hardware efficiency. The smaller block size reduces the number of comparator stages needed, thereby lowering the clock cycles required for generating error patterns, speeding up the process and boosting overall efficiency. The optimized error pattern generator's adoption is consistent across both the separate decoding and decryption receiver architecture and our proposed receiver architectures, ensuring uniform performance across different system configurations.

## B. Decoding Process in Proposed Receiver Hardware

The decoding process in our proposed receiver hardware architecture is strategically designed to improve system performance:

- Data Fetch and Storage: This initial stage handles the retrieval and storage of the incoming data, setting the foundation for the decoding process.
- Decryption and Padding Check: Combining decryption with padding check, this stage employs AES-128<sup>1</sup> for its efficiency. Completing in just 13 clock cycles, it includes data input and output, ensuring a continuous flow of data.
- 3) Error Pattern Generation and Noise Removal: If discrepancies in the padding sequence are detected, the system generates and subtracts error patterns based on the reliability of the received bits, correcting potential transmission errors.
- 4) Iterative Decryption and Padding Check: The process of decryption and padding check repeats until the correct padding sequence is identified, ensuring the accuracy and reliability of the decoded data.

Incorporating AES-128, selected for its compact area and efficient energy usage per bit, is a critical component of our design [26]. This pipelined architecture is especially advantageous in high SNR conditions, effectively reducing latency

<sup>&</sup>lt;sup>1</sup>This study employs AES-128 for its reduced operational rounds compared to AES with larger key sizes. Nevertheless, the approach can be adapted for different AES key sizes.



Fig. 3. Receiver: separate ORBGRAND decoding and AES decryption



Fig. 4. Receiver: ORBGRAND + AES joint decoding and decryption

to the duration of a single decryption cycle. By focusing on minimizing clock cycles for error pattern generation and leveraging a pipelined architecture, we have created a balance between the need for error correction and the demand for energy efficiency, a key consideration in the realm of IoT systems constrained by resource limitations.

## V. SYSTEM ANALYSIS

This section presents the results of evaluating the performance of AES as an error-correcting code in comparison to different transmitter setups discussed in Section III. We also include hardware simulation results for the receiver architecture, focusing on power, throughput, energy per bit, and area. The receiver system was designed and implemented using 28nm CMOS technology, and the results were obtained from post-synthesis simulations at 0.9V and 100MHz.

## A. Error Correcting Capability

In our error-correcting performance evaluation, binary messages of length k-bits, chosen uniformly from  $F_2^k$ , were transmitted using Binary Phase Shift Keying (BPSK) over an Additive White Gaussian Noise (AWGN) channel. We maintained an equal number of redundancy bits across different transmitter encoding scenarios. This approach was essential since the error-correcting performance of the GRAND decoder is influenced by the number of redundancy bits [22]. Performance metrics such BER and BLER were analyzed based on the energy per information bit to noise power spectral density ratio  $(Eb/N_0)$  [27]. In our simulations, we investigated three distinct scenarios:

- Baseline Encryption-Only without Encoding: This system focuses solely on encryption, applying hard decoding where any bit error leads to decoding failure. It is a straightforward approach emphasizing data security, without incorporating any additional encoding.
- Separate Encryption and Encoding: This setup uses ORBGRAND for decoding, leveraging soft information from signal reliability. It combines encryption with subsequent encoding, enhancing error correction while maintaining secure data transmission. The choice of ORB-GRAND is due to its superior error-correcting capabilities, flexibility, and energy efficiency in hardware, making it a suitable option for this architecture [23].
- **Proposed AES as Error Correction:** This method innovatively combines joint decoding and decryption using ORBGRAND. It enhances error correction capabilities within the framework of AES encryption, providing a balanced approach to secure and reliable data transmission.

Figures 5 and 6 provide a comprehensive analysis of BER and BLER against Eb/N0. These figures showcase different scenarios with 8-bit and 12-bit padding. The proposed AES error correction scheme significantly improves over the baseline encryption-only system, especially with 12-bit padding. This improvement is particularly remarkable in the BER under  $10^{-4}$ , indicating a substantial improvement in the reliability of the system.

The first set of trials with 12-bit padding demonstrated the





Fig. 5. BER (left) and BLER (right) vs.  $Eb/N_0$  for padding bits = 12-bit



Fig. 6. BER (left) and BLER (right) vs.  $Eb/N_0$  for padding bits = 8-bit

robustness of our AES error correction strategy. It was compared with state-of-the-art encoding and decoding schemes such as RLC [28] and CA-Polar [29] for encoding, and ORBGRAND [21] and CRC-Aided Successive Cancellation List (CA-SCL) [30] for decoding. Our approach not only outperformed the "no encoding" scenario but also showed competitive capabilities against the widely used "CA-POLAR" code with CA-SCL decoding. Significantly, this level of error correction effectiveness was achieved with less than 10% of the AES block size as padding bits, underscoring the efficiency of our method. Additionally, it is noteworthy that ORBGRAND displayed significantly superior performance over the state-of-the-art CA-SCL decoder in both BER and BLER metrics, further establishing its effectiveness.

In scenarios involving 8-bit and 12-bit padding, our



6



proposed system consistently outperformed the baseline encryption-only setup, demonstrating its versatility across different conditions. When compared with systems employing separate encryption and encoding — where encryption is followed by encoding — our integrated approach maintained similar levels of BER and BLER, if the number of redundancy bits is matched to the padding. This performance comparability, despite different operational methodologies, highlights the effectiveness of our proposed method in enhancing communication reliability without altering the security mechanism. Our approach maintains the same security standards provided by the AES with inherent padding while significantly improving reliability, demonstrating a balanced advancement in secure and reliable IoT communications.

In high  $Eb/N_0$  scenarios, our AES-based error correction



Fig. 7. Area comparison in different receiver architectures. Proposed(left), separate with 8-bit redundancy(middle) and separate with 12-bit redundancy(right)

system experiences a marginal decrease in performance when compared to the separate encrypt-and-encode system, primarily due to AES's non-linear codebook characteristics. Unlike linear codes with uniform minimum Hamming distances [31], AES's codebook does not maintain this uniformity, particularly when single-bit errors are more likely at these higher  $Eb/N_0$ levels. In the AES system, due to its non-linear codebook, a single-bit error for certain codewords may result in an erroneous codeword being closer, leading to potential decreases in error correction efficacy. Simultaneously, our study leverages ORBGRAND, known for its near-optimal performance in moderate  $Eb/N_0$  regimes, especially below 9 dB [32]. This is our ideal operation regime since no additional coding is required to maintain a BER below  $10^{-4}$  for  $Eb/N_0$  above 9 dB. The differences in the construction of AES and RLC, and the specific characteristics of ORBGRAND, are key factors in our system's performance, particularly under varying  $Eb/N_0$ conditions. This combined understanding of ORBGRAND's capabilities and AES's inherent codebook properties clarifies the observed performance trends in different  $Eb/N_0$  environments. This research emphasizes the effective application of ORBGRAND within the moderate  $Eb/N_0$  regimes, without delving into its alternative operational modes that might be more suitable in higher  $Eb/N_0$  scenarios since that is outside our area of interest.

Despite this minor decline in high  $Eb/N_0$  conditions, our proposed system consistently outperformed the encryptiononly approach in terms of lower BER and BLER. Achieving a BER better than  $10^{-4}$  is particularly significant in practical use cases of IEEE 802.15.4 standard [14], [15], underscoring the practicality and applicability of our system in real-world settings. This finding highlights the potential of our proposed AES error correction scheme in enhancing the reliability of communication systems, particularly in IoT environments where efficient data transmission is crucial.

#### B. Hardware Analysis

The hardware analysis in our study compares the performance of three different receiver architectures: our proposed system with integrated joint ORBGRAND and AES decoding and decryption, a baseline system focusing only on AES decryption without error correction, and a separate system that combines ORBGRAND decoding with subsequent AES decryption. This comprehensive analysis, detailed in Table I, examines power consumption, latency, goodput, and energy efficiency under various  $Eb/N_0$  scenarios along with different numbers of padding bits. The findings provide valuable insight into the operational efficiencies and energy demands of these systems, providing a clear understanding of their relative performances in different signal-to-noise ratio environments.

It's essential to note the baseline system's uniform operation across all noise levels, demonstrating consistent power and latency due to its sole reliance on AES decryption. However, the evaluation of goodput and energy per bit becomes particularly relevant under conditions where the baseline system's BER is maintained below  $10^{-4}$ , typically at  $Eb/N_0$  values greater than 9. Instances not meeting this criterion, such as the  $Eb/N_0 =$ 5.5 dB scenario with 8-bit padding, are thus marked as N/A, underscoring the importance of maintaining a threshold for reliable transmission.

The baseline system, solely relying on AES decryption, displays consistent power consumption and latency across all noise levels, maintaining uniform operation regardless of channel conditions. However, its goodput and energy per bit, tied to the actual payload data (k-bit), are influenced by the size of the padding bits, thus varying with the number of redundancy bits used. This variation in goodput and energy efficiency reflects the baseline's dependence on payload size in different operational scenarios. Moreover, the system's goodput and energy efficiency metrics are directly linked to the actual payload data (k-bit) and are affected by the padding bits' size, indicating a dependency on payload size for different operational scenarios.

Our proposed receiver system experiences an additional power overhead from the error pattern generator. Remarkably, in high  $Eb/N_0$  scenarios, this overhead is less than 15% compared to the baseline decryption-only system, a rate that remains fairly consistent even in lower  $Eb/N_0$  scenarios. The separate system, which employs sequential ORBGRAND decoding and AES decryption, demonstrates lower power consumption in lower  $Eb/N_0$  scenarios. This is attributed to the system's operational strategy, where it runs the error pattern generator and syndrome check until successful decoding, followed by a single instance of AES decryption.

In the context of latency, our proposed system demonstrates no degradation compared to the baseline system in high  $Eb/N_0$  scenarios, maintaining a consistent latency of 130ns for the entire decoding and decryption process, which is a direct result of the pipelined and parallel processing design. This performance is notably superior to the separate decoding and decryption system, which requires 150ns for the same process. The enhanced latency of our system translates into higher goodput, making it highly advantageous for IoT receiver applications where efficiency is key. However, in lower  $Eb/N_0$  conditions, the need for frequent generation of new error patterns and padding checks in our system results in increased latency, which adversely impacts the goodput.

TABLE I Performance comparison in different receiver architectures (Goodput is valid for BER  $< 10^{-4}$ )

|       |            | Number of Padding Bits (n-k) |      |        |      |              |         |     |        |     |                |     |     |        |     |     |                            |      |      |        |      |      |                |
|-------|------------|------------------------------|------|--------|------|--------------|---------|-----|--------|-----|----------------|-----|-----|--------|-----|-----|----------------------------|------|------|--------|------|------|----------------|
| Eb/N0 | * 8-bit    |                              |      | 12-bit |      | *            | * 8-bit |     | 12-bit |     | 8-bit          |     |     | 12-bit |     |     | 8-bit                      |      |      | 12-bit |      |      |                |
|       | В          | S                            | Р    | S      | Р    | В            | S       | Р   | S      | Р   | В              | s   | Р   | В      | S   | Р   | В                          | S    | Р    | В      | S    | Р    |                |
|       | Power (mW) |                              |      |        |      | Latency (ns) |         |     |        |     | Goodput (Mbps) |     |     |        |     |     | Energy/bit (pJ/bit)        |      |      |        |      |      |                |
| 5.5   |            | N/A                          | N/A  | 0.4    | 1.35 |              | N/A     | N/A | 226    | 508 |                | N/A | N/A |        | 22  | 17  |                            | N/A  | N/A  |        | 18.3 | 78.8 | Ν              |
| 6     | N/A        | 1.09                         | 1.4  | 1.01   | 1.4  | N/A          | 194     | 429 | 179    | 248 | · N/A          | 443 | 321 | N/A    | 203 | 176 | • N/A 2.47<br>1.72<br>1.54 | 2.47 | 4.37 | N/A    | 5.00 | 7.93 | dBs for FEC fo |
| 7     | IVA        | 1.19                         | 1.39 | 1.19   | 1.4  |              | 159     | 160 | 157    | 157 |                | 690 | 726 | IVA    | 596 | 627 |                            | 1.72 | 1.92 |        | 1.99 | 2.23 |                |
| 8     |            | 1.19 1.38                    | 1.38 | 1.21   | 1.38 |              | 152     | 136 | 152    | 136 |                | 771 | 878 |        | 728 | 832 |                            | 1.54 | 1.57 |        | 1.65 | 1.66 | V              |
| 9     | 1.21       | 1.19                         | 1.38 | 1.2    | 1.38 | 130          | 150     | 131 | 150    | 131 | 923            | 794 | 915 | 892    | 763 | 882 | 1.30                       | 1.5  | 1.51 | 1.34   | 1.57 | 1.56 |                |
| 10    | 1.21       | 1.19                         | 1.38 | 1.2    | 1.38 |              | 150     | 130 | 150    | 130 |                | 799 | 923 |        | 772 | 892 |                            | 1.49 | 1.49 |        | 1.55 | 1.54 |                |

B: Baseline receiver system, AES decryption only S: Separate receiver system, ORBGRAND decoding followed by AES decryption P: Proposed receiver system, joint ORBGRAND decoding and AES decryption N/A: Unavailable due to high BER in the initial transmission

Despite increased latency in lower  $Eb/N_0$  conditions due to frequent new error pattern generation and padding checks, our system still manages to achieve a reliable communication channel with a BER under  $10^{-4}$ , balancing between latency and error correction efficiency in varying channel conditions.

In the high  $Eb/N_0$  scenarios, the energy per bit metric for our proposed system demonstrates an overhead of less than 15% compared to the baseline system. Despite the higher power demand of the proposed system, its superior goodput efficiency effectively compensates for this, resulting in a comparably efficient energy per bit performance. Furthermore, when we compare the proposed system with the separate system, the energy per bit figures are comparable across the two architectures, particularly notable in high  $Eb/N_0$ conditions. In contrast, in low  $Eb/N_0$  scenarios, despite having similar power consumption levels, the proposed system's reduced goodput leads to a relative increase in energy per bit, highlighting the impact of operational efficiency on energy metrics in different noise environments.

The area comparison between our proposed receiver architecture and the separate systems is illustrated in Figure 7. In our design, both the AES and error pattern generator components are optimized for low latency, tailored to a 128-bit block size. This approach ensures a consistent AES area across different systems. The area of the error pattern generator varies with the codeword length (n), but its basic architecture is designed to minimize latency in error pattern generation for all systems. Consequently, our proposed receiver architecture, while maintaining a similar AES area, benefits from a more compact error pattern generator due to the shorter codeword length, enhancing efficiency in space-constrained IoT applications.

The area efficiency of our proposed receiver system is enhanced due to the absence of a large *H*-matrix for syndrome check, a feature required in the separate systems. In the separate decoding and decryption system, the area for syndrome check is directly proportional to the product of the number of redundancy bits (n - k) and the codeword length (n), necessitating substantial storage in registers. Our system's approach, which involves padding check instead of syndrome check, eliminates the need for this extensive matrix storage. This design choice not only reduces the area by approximately 28% compared to the separate systems but also becomes more beneficial at lower code rates. The absence of additional area requirements for padding check in our architecture emphasizes its suitability for IoT applications, where space and resource constraints are critical factors.

The overhead of area in our proposed system is mainly due to the error pattern generator, which is 50.2kGE (kilo-Gate Equivalent). However, this is still smaller than the separate system, which requires over 67kGE for error-correcting capabilities compared to a baseline receiver. This highlights the balance our system strikes between maintaining errorcorrecting capabilities and efficient use of space, vital in energy and area-constrained IoT environments.

#### VI. DISCUSSION

The findings of our study highlight the effective utilization of existing AES encryption in the transmitter setup for enhancing communication reliability, without necessitating changes to the transmitter's operation. By using existing AES padding bits for error correction, we significantly improve the reliability of the communication channel with minimal overhead in the receiver.

Our implementation hinges on the inclusion of an ORB-GRAND error pattern generator in the receiver architecture. This addition incurs less than a 15% power overhead but significantly improves the reliability of the communication channel. For instance, in the scenario depicted in Figure 5, aiming for a BER of  $10^{-4}$ , our proposed system achieved this BER at an  $Eb/N_0$  of only 5.5 dB, 3.5 dB less than the 9 dB required by the no encoding scenario. Similarly, as shown in Figure 6, with channel Eb/N0 fixed at 7 dB, our system improved the BLER from  $1.3 \times 10^{-1}$  in the no encoding scenario to a remarkable  $1.0 \times 10^{-3}$ . This efficiency not only validates the effectiveness of our approach but also indicates a substantial reduction in the required energy for the transmitter to achieve specific BER/BLER targets.

Another key advantage is the reduction in retransmission rates, particularly relevant to the IEEE 802.15.4 standard, which relies on retransmissions rather than FEC and adopts CRC for this purpose. In the context of Figure 5 at Eb/N0 = 7.5 dB, our AES FEC approach can reduce retransmission rates from  $9 \times 10^{-2}$  to as low as  $3.5 \times 10^{-5}$ , marking a significant improvement over the standard IEEE 802.15.4 communication error checking with CRC. Moreover, to achieve a similar error-correcting performance as our proposed AES FEC scheme, additional encoding after encryption would be required in the transmitter. This leads to increased bit transmission (n vs. n + (n - k)), reducing throughput and requiring more transmission energy, highlighting the efficiency of our approach.

The flexibility of our method, including the potential for error checking and retransmission requests similar to CRC operations, adds robustness and adaptability to different operational needs and scenarios. This study demonstrates the feasibility and benefits of using AES for error correction in communication systems, particularly in IoT environments where energy efficiency and reliability are paramount.

#### VII. CONCLUSION

In conclusion, this research presents a novel approach to enhancing communication reliability in IoT systems by leveraging the existing AES encryption mechanism. Our proposed method repurposes the existing padding bits in AES encryption for error correction, effectively improving the reliability of data transmission without necessitating any changes to the transmitter setup. This innovative use of AES leaves the cryptographic consideration untouched while adding errorcorrecting functionality, showing significant improvements in BER and BLER across various scenarios without compromising the inherent security provided by AES encryption.

Our comprehensive system analysis includes a comparison with the state-of-the-art ORBGRAND decoder and an in-depth evaluation of receiver architectures in terms of power consumption, latency, goodput, energy, and area efficiency. The proposed system's design ensures minimal power overhead and matches the latency of a decryption-only receiver in high signal-to-noise ratio environments, making it highly suitable for energy and area-constrained IoT applications.

Moreover, the study underscores the potential of this approach in reducing retransmission rates, aligning with the IEEE 802.15.4 standard, which typically relies on retransmissions for error handling. By providing an effective error correction mechanism, our system significantly reduces the need for retransmissions, enhancing overall communication efficiency.

In essence, this work demonstrates the feasibility and advantages of using inherent AES padding for error correction in IoT communication systems, highlighting its dual benefits in improving system reliability and reducing retransmission rates, thereby contributing to the advancement of efficient IoT technologies.

#### REFERENCES

 S. Li, L. D. Xu, and S. Zhao, "The internet of things: a survey," Information systems frontiers, vol. 17, pp. 243–259, 2015.

- [2] P. Asghari, A. M. Rahmani, and H. H. S. Javadi, "Internet of things applications: A systematic review," *Computer Networks*, vol. 148, pp. 241–261, 2019.
- [3] I. Andrea, C. Chrysostomou, and G. Hadjichristofi, "Internet of things: Security vulnerabilities and challenges," in 2015 IEEE Symposium on Computers and Communication (ISCC), 2015, pp. 180–187.
- [4] J. Daemen and V. Rijmen, "AES proposal: Rijndael," 1999.
- [5] S. Frankel, R. Glenn, and S. Kelly, "The AES-CBC cipher algorithm and its use with ipsec," Tech. Rep., 2003.
- [6] "Ieee standard for low-rate wireless networks," *IEEE Std 802.15.4-2020* (*Revision of IEEE Std 802.15.4-2015*), pp. 1–800, 2020.
- [7] D. Locke, "Mq telemetry transport (mqtt) v3. 1 protocol specification," IBM developerWorks Technical Library, vol. 15, 2010.
- [8] A. Cohen, R. G. L. D'Oliveira, K. R. Duffy, J. Woo, and M. Medard, "AES as error correction: Cryptosystems for reliable communication," *IEEE Communications Letters*, vol. 27, no. 8, pp. 1964–1968, 2023.
- [9] K. R. Duffy, J. Li, and M. Médard, "Capacity-achieving guessing random additive noise decoding," *IEEE Transactions on Information Theory*, vol. 65, no. 7, pp. 4023–4040, 2019.
- [10] K. Ashton *et al.*, "That 'internet of things' thing," *RFID journal*, vol. 22, no. 7, pp. 97–114, 2009.
- [11] V. Adat and B. B. Gupta, "Security in internet of things: issues, challenges, taxonomy, and architecture," *Telecommunication Systems*, vol. 67, pp. 423–441, 2018.
- [12] A. Mosenia and N. K. Jha, "A comprehensive study of security of internet-of-things," *IEEE Transactions on Emerging Topics in Computing*, vol. 5, no. 4, pp. 586–602, 2017.
- [13] Z. Alliance, "Zigbee specification: Zigbee document 053474r17," www. zigbee. org, 2008.
- [14] M. B. Mantri, P. Velagapudi, B. C. Eravatri, and M. V. V, "Performance analysis of 2.4ghz ieee 802.15.4 phy under various fading channels," in 2013 International Conference on Emerging Trends in Communication, Control, Signal Processing and Computing Applications (C2SPCA), 2013, pp. 1–4.
- [15] M. Alnuaimi, K. Shuaib, and I. Jawhar, "Performance evaluation of IEEE 802.15. 4 physical layer using matlab/simulink," in 2006 Innovations in Information Technology. IEEE, 2006, pp. 1–5.
- [16] F. Barac, M. Gidlund, and T. Zhang, "Channel coding and interleaving in industrial WSN: abiding to timing constraints and bit error nature," in 2013 IEEE International Workshop on Measurements & Networking (M&N), 2013, pp. 46–51.
- [17] E. I. S. Saadon, J. Abdullah, and N. Ismail, "Evaluating the IEEE 802.15. 4a UWB physical layer for WSN applications," in 2013 IEEE Symposium on Wireless Technology & Applications (ISWTA). IEEE, 2013, pp. 68–73.
- [18] P. Hellekalek and S. Wegenkittl, "Empirical evidence concerning AES," ACM Trans. Model. Comput. Simul., vol. 13, no. 4, p. 322–333, oct 2003. [Online]. Available: https://doi.org/10.1145/945511.945515
- [19] K. R. Duffy, J. Li, and M. Médard, "Guessing noise, not code-words," in 2018 IEEE International Symposium on Information Theory (ISIT), 2018, pp. 671–675.
- [20] R. W. Hamming, "Error detecting and error correcting codes," *The Bell System Technical Journal*, vol. 29, no. 2, pp. 147–160, 1950.
- [21] K. R. Duffy, W. An, and M. Médard, "Ordered reliability bits guessing random additive noise decoding," *IEEE Transactions on Signal Processing*, vol. 70, pp. 4528–4542, 2022.
- [22] K. R. Duffy, J. Li, and M. Medard, "Capacity-achieving guessing random additive noise decoding," *IEEE Transactions on Information Theory*, vol. 65, no. 7, p. 4023–4040, Jul. 2019. [Online]. Available: http://dx.doi.org/10.1109/TIT.2019.2896110
- [23] A. Riaz, A. Yasar, F. Ercan, W. An, J. Ngo, K. Galligan, M. Medard, K. R. Duffy, and R. T. Yazicigil, "A Sub-0.8pJ/b 16.3Gbps/mm2 Universal Soft-Detection Decoder Using ORBGRAND in 40nm CMOS," in 2023 IEEE International Solid-State Circuits Conference (ISSCC), 2023, pp. 432–434.
- [24] J. D. Day and H. Zimmermann, "The OSI reference model," *Proceedings of the IEEE*, vol. 71, no. 12, pp. 1334–1340, 1983.
- [25] M. Bauer, N. Bui, J. De Loof, C. Magerkurth, A. Nettsträter, J. Stefa, and J. W. Walewski, *IoT Reference Model*. Berlin, Heidelberg: Springer Berlin Heidelberg, 2013, pp. 113–162.
- [26] U. Banerjee, A. Wright, C. Juvekar, M. Waller, Arvind, and A. P. Chandrakasan, "An energy-efficient reconfigurable dtls cryptographic engine for securing internet-of-things applications," *IEEE Journal of Solid-State Circuits*, vol. 54, no. 8, pp. 2339–2352, 2019.
- [27] Wikipedia contributors, "Eb/n0 Wikipedia, the free encyclopedia," https://en.wikipedia.org/w/index.php?title=Eb/N0&oldid=1121091972, 2022, [Online; accessed 23-January-2024].

- [28] Y. Domb, R. Zamir, and M. Feder, "The random coding bound is tight for the average linear code or lattice," *IEEE Transactions on Information Theory*, vol. 62, 07 2013.
- [29] I. Tal and A. Vardy, "List decoding of polar codes," *IEEE Transactions on Information Theory*, vol. 61, no. 5, pp. 2213–2226, 2015.
- [30] K. Niu and K. Chen, "CRC-Aided Decoding of Polar Codes," *IEEE Communications Letters*, vol. 16, no. 10, pp. 1668–1671, 2012.
- [31] V. K. Wei, "Generalized hamming weights for linear codes," *IEEE Transactions on information theory*, vol. 37, no. 5, pp. 1412–1418, 1991.
- [32] M. Liu, Y. Wei, Z. Chen, and W. Zhang, "Orbgrand is almost capacityachieving," *IEEE Transactions on Information Theory*, vol. 69, no. 5, pp. 2830–2840, 2023.