We gratefully acknowledge support from
the Simons Foundation and member institutions.
Full-text links:

Download:

Current browse context:

cs.LO

Change to browse by:

References & Citations

DBLP - CS Bibliography

Bookmark

(what is this?)
CiteULike logo BibSonomy logo Mendeley logo del.icio.us logo Digg logo Reddit logo

Computer Science > Logic in Computer Science

Title: TIUP: Effective Processor Verification with Tautology-Induced Universal Properties

Abstract: Design verification is a complex and costly task, especially for large and intricate processor projects. Formal verification techniques provide advantages by thoroughly examining design behaviors, but they require extensive labor and expertise in property formulation. Recent research focuses on verifying designs using the self-consistency universal property, reducing verification difficulty as it is design-independent. However, the single self-consistency property faces false positives and scalability issues due to exponential state space growth. To tackle these challenges, this paper introduces TIUP, a technique using tautologies as universal properties. We show how TIUP effectively uses tautologies as abstract specifications, covering processor data and control paths. TIUP simplifies and streamlines verification for engineers, enabling efficient formal processor verification.
Comments: Accepted by ASP-DAC 2024, please note that this is not the final camera-ready version
Subjects: Logic in Computer Science (cs.LO); Hardware Architecture (cs.AR); Systems and Control (eess.SY)
DOI: 10.1109/ASP-DAC58780.2024.10473912.
Cite as: arXiv:2404.17094 [cs.LO]
  (or arXiv:2404.17094v1 [cs.LO] for this version)

Submission history

From: Yufeng Li [view email]
[v1] Fri, 26 Apr 2024 01:05:36 GMT (890kb,D)

Link back to: arXiv, form interface, contact.