We gratefully acknowledge support from
the Simons Foundation and member institutions.
Full-text links:

Download:

Current browse context:

cs.AR

Change to browse by:

cs

References & Citations

DBLP - CS Bibliography

Bookmark

(what is this?)
CiteULike logo BibSonomy logo Mendeley logo del.icio.us logo Digg logo Reddit logo

Computer Science > Hardware Architecture

Title: Special Session: Reliability Analysis for ML/AI Hardware

Abstract: Artificial intelligence (AI) and Machine Learning (ML) are becoming pervasive in today's applications, such as autonomous vehicles, healthcare, aerospace, cybersecurity, and many critical applications. Ensuring the reliability and robustness of the underlying AI/ML hardware becomes our paramount importance. In this paper, we explore and evaluate the reliability of different AI/ML hardware. The first section outlines the reliability issues in a commercial systolic array-based ML accelerator in the presence of faults engendering from device-level non-idealities in the DRAM. Next, we quantified the impact of circuit-level faults in the MSB and LSB logic cones of the Multiply and Accumulate (MAC) block of the AI accelerator on the AI/ML accuracy. Finally, we present two key reliability issues -- circuit aging and endurance in emerging neuromorphic hardware platforms and present our system-level approach to mitigate them.
Comments: To appear at VLSI Test Symposium
Subjects: Hardware Architecture (cs.AR)
Cite as: arXiv:2103.12166 [cs.AR]
  (or arXiv:2103.12166v2 [cs.AR] for this version)

Submission history

From: Anup Das [view email]
[v1] Mon, 22 Mar 2021 20:24:45 GMT (3173kb,D)
[v2] Tue, 30 Mar 2021 01:12:02 GMT (3173kb,D)

Link back to: arXiv, form interface, contact.